Please wait, while we are loading the content...
Please wait, while we are loading the content...
| Content Provider | IEEE Xplore Digital Library |
|---|---|
| Author | Yun Dai Ho, P. Tiejun Yu Jiayuan Fang |
| Copyright Year | 2013 |
| Description | Author affiliation: Sigrity R&D, Cadence Design Syst., Inc., San Jose, CA, USA (Yun Dai; Ho, P.; Tiejun Yu; Jiayuan Fang) |
| Abstract | This paper presents an overview of the applications of the distributed models representing chip IO power, ground and signal distribution systems from IO cells to die bumps. It provides a methodology of applying such models for on-die electrical performance assessment of IO power, ground and signal interconnects. It also demonstrates the die-to-die system-level IO SSO analysis with the chip interconnect model together with other models. The conventional chip interconnect model extraction tools are designed either for STA (static timing analysis) or for voltage drop analysis. In the former, the extraction tools mainly focus on RC (resistance and capacitance) extraction of signal traces but are neither keen to power rail network nor the couplings between power rails and signals. In the later, the tools extract the power rail network RC only by completely ignoring the signal parasitics. In both cases, the size of parasitic netlists including chip power and ground networks could be too large to be simulated. As a result, chip engineers have to guard their designs with a large amount of safety margin and leave the final signal integrity verification and fixes to the system engineers. On the other hand, the system engineers often have to either omit the chip IO interconnect model completely by connecting IO buffers with the package model directly or include a very simplified lumped on-chip power/ground model across all the driver power and ground terminals. Hence, the system-level SSO simulation results become either unduly pessimistic or over optimistic. A breakthrough extraction technology which generates a detailed model of chip IO power, ground and signal interconnects from bumps to IO circuits that fully represent the distributed nature of power, ground and signals as well as their electromagnetic coupling effects has been introduced by Cadence, which fills the gap between EDA tools and chip design needs for accurate on-die and system-level analysis of high-speed channels and buses. The newly introduced chip IO interconnect model extraction takes chip layout data in GDSII or LEF/DEF formats, as well as the technology file for stackup process parameters and a user-specified configuration for net names, circuit definitions, etc. and then generates a comprehensive SPICE netlist that consists of a fully distributed IO power, ground and signal connections from IO cells to die bumps, including RDL and all the other metal layers, and bumps/ubumps. It accounts for all inductive and capacitive couplings between power, ground and signals on the chip. This extraction method offers both high spatial resolution and compact circuit size to ensure accuracy and efficiency. There is no practical limitation on the number of external nodes of the SPICE circuit netlist. By default, it generates a distinct external node for each die bump connected to off-chip structures and each pin connected to IO cells. An option is provided for a user to group bumps by region for accuracy and performance/capacity trade-off. The on-die interconnect model thus extracted enables a quick assessment of on-chip power and ground quality along with signal performance at every IO cell. Intuitive graphical representation of the electrical performance at each cell and query functions help designers easily verify each IO channel characteristics, quickly identify weak or problematic physical areas and perform what-if analysis to rapidly improve the design. Once the design meets the chip-level specification, the SI engineers can assemble the chip IO power, ground and signal interconnect model with other off-chip models through Cadence Model Connection Protocol (MCP) interface and perform the system-level IO SSO simulation. A typical die-to-die IO SSO simulation for a DDR memory interface, which includes power-aware IBIS (Input Output Buffer Information Specification) models for drivers and receivers, and distributed and coupled power/ground/signal models for chip, package and board interconnects, will be demonstrated. |
| Starting Page | 61 |
| Ending Page | 61 |
| File Size | 73105 |
| Page Count | 1 |
| File Format | |
| ISBN | 9781479907052 |
| e-ISBN | 9781479907076 |
| DOI | 10.1109/EPEPS.2013.6703467 |
| Language | English |
| Publisher | Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Publisher Date | 2013-10-27 |
| Publisher Place | USA |
| Access Restriction | Subscribed |
| Rights Holder | Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Subject Keyword | Integrated circuit interconnections Analytical models Integrated circuit modeling Rails Couplings System-on-chip SPICE |
| Content Type | Text |
| Resource Type | Article |
National Digital Library of India (NDLI) is a virtual repository of learning resources which is not just a repository with search/browse facilities but provides a host of services for the learner community. It is sponsored and mentored by Ministry of Education, Government of India, through its National Mission on Education through Information and Communication Technology (NMEICT). Filtered and federated searching is employed to facilitate focused searching so that learners can find the right resource with least effort and in minimum time. NDLI provides user group-specific services such as Examination Preparatory for School and College students and job aspirants. Services for Researchers and general learners are also provided. NDLI is designed to hold content of any language and provides interface support for 10 most widely used Indian languages. It is built to provide support for all academic levels including researchers and life-long learners, all disciplines, all popular forms of access devices and differently-abled learners. It is designed to enable people to learn and prepare from best practices from all over the world and to facilitate researchers to perform inter-linked exploration from multiple sources. It is developed, operated and maintained from Indian Institute of Technology Kharagpur.
Learn more about this project from here.
NDLI is a conglomeration of freely available or institutionally contributed or donated or publisher managed contents. Almost all these contents are hosted and accessed from respective sources. The responsibility for authenticity, relevance, completeness, accuracy, reliability and suitability of these contents rests with the respective organization and NDLI has no responsibility or liability for these. Every effort is made to keep the NDLI portal up and running smoothly unless there are some unavoidable technical issues.
Ministry of Education, through its National Mission on Education through Information and Communication Technology (NMEICT), has sponsored and funded the National Digital Library of India (NDLI) project.
| Sl. | Authority | Responsibilities | Communication Details |
|---|---|---|---|
| 1 | Ministry of Education (GoI), Department of Higher Education |
Sanctioning Authority | https://www.education.gov.in/ict-initiatives |
| 2 | Indian Institute of Technology Kharagpur | Host Institute of the Project: The host institute of the project is responsible for providing infrastructure support and hosting the project | https://www.iitkgp.ac.in |
| 3 | National Digital Library of India Office, Indian Institute of Technology Kharagpur | The administrative and infrastructural headquarters of the project | Dr. B. Sutradhar bsutra@ndl.gov.in |
| 4 | Project PI / Joint PI | Principal Investigator and Joint Principal Investigators of the project |
Dr. B. Sutradhar bsutra@ndl.gov.in Prof. Saswat Chakrabarti will be added soon |
| 5 | Website/Portal (Helpdesk) | Queries regarding NDLI and its services | support@ndl.gov.in |
| 6 | Contents and Copyright Issues | Queries related to content curation and copyright issues | content@ndl.gov.in |
| 7 | National Digital Library of India Club (NDLI Club) | Queries related to NDLI Club formation, support, user awareness program, seminar/symposium, collaboration, social media, promotion, and outreach | clubsupport@ndl.gov.in |
| 8 | Digital Preservation Centre (DPC) | Assistance with digitizing and archiving copyright-free printed books | dpc@ndl.gov.in |
| 9 | IDR Setup or Support | Queries related to establishment and support of Institutional Digital Repository (IDR) and IDR workshops | idr@ndl.gov.in |
|
Loading...
|