Loading...
Please wait, while we are loading the content...
Similar Documents
Low-power low-area network-on-chip architecture using adaptive electronic link buffers
| Content Provider | Semantic Scholar |
|---|---|
| Author | Sarathy, Ashwini Kodi, Avinash Karanth Louri, Ahmed |
| Copyright Year | 2008 |
| Abstract | In the deep sub-micron regime, the performance of network-on-chip (NoC) architectures is bound by the limited power and area budget. Proposed is a low-power low-area NoC architecture using a novel power-efficient control circuit that enables repeaters along the inter-router links to function as adaptive link buffers, thereby reducing the number of buffers required in the router. Simulation results in the 90 nm technology show power savings of nearly 45% and area savings of 50% for the proposed technique. |
| Starting Page | 512 |
| Ending Page | 513 |
| Page Count | 2 |
| File Format | PDF HTM / HTML |
| DOI | 10.1049/el:20080239 |
| Volume Number | 44 |
| Alternate Webpage(s) | http://hpcat.seas.gwu.edu/papers/noc-eltrs08.pdf |
| Alternate Webpage(s) | http://oucsace.cs.ohiou.edu/~avinashk/papers/nocs_IEE_08.pdf |
| Alternate Webpage(s) | https://doi.org/10.1049/el%3A20080239 |
| Language | English |
| Access Restriction | Open |
| Content Type | Text |
| Resource Type | Article |