Loading...
Please wait, while we are loading the content...
Similar Documents
Low-Space Bit-Parallel Systolic Structure for AOP-Based Multiplier Suitable for Resource-Constrained IoT Edge Devices
| Content Provider | MDPI |
|---|---|
| Author | Ibrahim, Atef Gebali, Fayez Bouteraa, Yassine Tariq, Usman Ahamad, Tariq Nazih, Waleed |
| Copyright Year | 2022 |
| Abstract | Security and privacy issues with IoT edge devices hinder the application of IoT technology in many applications. Applying cryptographic protocols to edge devices is the perfect solution to security issues. Implementing these protocols on edge devices represents a significant challenge due to their limited resources. Finite-field multiplication is the core operation for most cryptographic protocols, and its efficient implementation has a remarkable impact on their performance. This article offers an efficient low-area and low-power one-dimensional bit-parallel systolic implementation for field multiplication in |
| Starting Page | 815 |
| e-ISSN | 22277390 |
| DOI | 10.3390/math10050815 |
| Journal | Mathematics |
| Issue Number | 5 |
| Volume Number | 10 |
| Language | English |
| Publisher | MDPI |
| Publisher Date | 2022-03-04 |
| Access Restriction | Open |
| Subject Keyword | Mathematics Hardware and Architecturee Iot Edge Devices Cybersecurity Systolic Multipliers Physical Security Compact Embedded Devices Parallel Computing Cryptography |
| Content Type | Text |
| Resource Type | Article |