Please wait, while we are loading the content...
Please wait, while we are loading the content...
| Content Provider | IEEE Xplore Digital Library |
|---|---|
| Author | Lee, M.J. Chew Ching Lim Pheak Ti Teh |
| Copyright Year | 2014 |
| Description | Author affiliation: Altera Corp., Bayan Lepas, Malaysia (Chew Ching Lim; Pheak Ti Teh) || Altera Corp., San Jose, CA, USA (Lee, M.J.) |
| Abstract | As copper (Cu) bump technology becomes more mature, it is gradually taking the place of the conventional solder base bump in flip chip interconnections. Especially, micro-bump using Cu-pillar bump has already become essential platform technology for devices requiring finer bump pitch less than 100μm down to 40~20μm. Several motivations that Cu bump brings over solder bump are the fine pitch scaling capability in package assembly process, superiority of mechanical endurance and electrical performance. Although the baseline packaging technologies using Cu bump for around 50μm bump pitch and smaller than $100mm^{2}$ chip size has been in high volume production for many years, there are still many areas need further development to expand the technology envelop to finer pitch application and larger chip size i.e. less than 40μm multi-tier bump pads with larger than $400~600mm^{2}$ die size. Comprehensive experimentation have been conducted to get optimum Cu pillar structure, package substrate design and the metal finish, thermal compression bonding process and the underfill method for finer pitch but larger chip size packaging. This paper will discuss about the technical findings and recommendation based on the lessons learned from the series of experimentation, experience from high volume production in both component manufacturing and board level surface mounting, including remaining challenges for achieving larger scale high density chip-on-substrate application in future. |
| Starting Page | 1 |
| Ending Page | 9 |
| File Size | 3588857 |
| Page Count | 9 |
| File Format | |
| ISBN | 9781479982097 |
| DOI | 10.1109/IEMT.2014.7123085 |
| Language | English |
| Publisher | Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Publisher Date | 2014-11-11 |
| Publisher Place | Malaysia |
| Access Restriction | Subscribed |
| Rights Holder | Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Subject Keyword | Substrates Metals Routing Assembly Packaging Bonding |
| Content Type | Text |
| Resource Type | Article |
National Digital Library of India (NDLI) is a virtual repository of learning resources which is not just a repository with search/browse facilities but provides a host of services for the learner community. It is sponsored and mentored by Ministry of Education, Government of India, through its National Mission on Education through Information and Communication Technology (NMEICT). Filtered and federated searching is employed to facilitate focused searching so that learners can find the right resource with least effort and in minimum time. NDLI provides user group-specific services such as Examination Preparatory for School and College students and job aspirants. Services for Researchers and general learners are also provided. NDLI is designed to hold content of any language and provides interface support for 10 most widely used Indian languages. It is built to provide support for all academic levels including researchers and life-long learners, all disciplines, all popular forms of access devices and differently-abled learners. It is designed to enable people to learn and prepare from best practices from all over the world and to facilitate researchers to perform inter-linked exploration from multiple sources. It is developed, operated and maintained from Indian Institute of Technology Kharagpur.
Learn more about this project from here.
NDLI is a conglomeration of freely available or institutionally contributed or donated or publisher managed contents. Almost all these contents are hosted and accessed from respective sources. The responsibility for authenticity, relevance, completeness, accuracy, reliability and suitability of these contents rests with the respective organization and NDLI has no responsibility or liability for these. Every effort is made to keep the NDLI portal up and running smoothly unless there are some unavoidable technical issues.
Ministry of Education, through its National Mission on Education through Information and Communication Technology (NMEICT), has sponsored and funded the National Digital Library of India (NDLI) project.
| Sl. | Authority | Responsibilities | Communication Details |
|---|---|---|---|
| 1 | Ministry of Education (GoI), Department of Higher Education |
Sanctioning Authority | https://www.education.gov.in/ict-initiatives |
| 2 | Indian Institute of Technology Kharagpur | Host Institute of the Project: The host institute of the project is responsible for providing infrastructure support and hosting the project | https://www.iitkgp.ac.in |
| 3 | National Digital Library of India Office, Indian Institute of Technology Kharagpur | The administrative and infrastructural headquarters of the project | Dr. B. Sutradhar bsutra@ndl.gov.in |
| 4 | Project PI / Joint PI | Principal Investigator and Joint Principal Investigators of the project |
Dr. B. Sutradhar bsutra@ndl.gov.in Prof. Saswat Chakrabarti will be added soon |
| 5 | Website/Portal (Helpdesk) | Queries regarding NDLI and its services | support@ndl.gov.in |
| 6 | Contents and Copyright Issues | Queries related to content curation and copyright issues | content@ndl.gov.in |
| 7 | National Digital Library of India Club (NDLI Club) | Queries related to NDLI Club formation, support, user awareness program, seminar/symposium, collaboration, social media, promotion, and outreach | clubsupport@ndl.gov.in |
| 8 | Digital Preservation Centre (DPC) | Assistance with digitizing and archiving copyright-free printed books | dpc@ndl.gov.in |
| 9 | IDR Setup or Support | Queries related to establishment and support of Institutional Digital Repository (IDR) and IDR workshops | idr@ndl.gov.in |
|
Loading...
|