Loading...
Please wait, while we are loading the content...
Similar Documents
Low Power High Speed for LCD Flat Panel Display Application
| Content Provider | Semantic Scholar |
|---|---|
| Author | Thakur, Rajeev Soni, Piyush Kumar |
| Copyright Year | 2019 |
| Abstract | A low power buffer amplifier for LCD panel driving system is presented. The proposed architecture has self-biased RAIL TO RAIL complementary differential pair for full input output swing, and class B push-pull output driving stage which is suitable for large and small size liquid crystal display, compensation capacitor and resistance are used to improve the settling time and slew rate of the buffer amplifier by stabilizing phase margin, an experimental prototype is simulated using cadence specter in .35 μm CMOS technology which draws only 8 μm static current and provide a settling time of 2.8 μs and rising and 3 μs during four the act area for the design of the buffer is 49*60 μm With power supply of 3.3 it with stand with 1000 pF load capacitance the power consumption of the amplifier under static condition is 66μW. |
| Starting Page | 50 |
| Ending Page | 56 |
| Page Count | 7 |
| File Format | PDF HTM / HTML |
| DOI | 10.5120/ijca2019918648 |
| Volume Number | 181 |
| Alternate Webpage(s) | https://www.ijcaonline.org/archives/volume181/number47/30474-30474-2019918648?format=pdf |
| Alternate Webpage(s) | https://doi.org/10.5120/ijca2019918648 |
| Language | English |
| Access Restriction | Open |
| Content Type | Text |
| Resource Type | Article |