Loading...
Please wait, while we are loading the content...
Sequential Prefetching in Multi-Level Cache Hierarchies
| Content Provider | Semantic Scholar |
|---|---|
| Author | Aglietti, Bob B. Wilson, Kenneth M. |
| Copyright Year | 1997 |
| Abstract | cache, performance evaluations, prefetching As processor clock rates increase the memory hierarchy is hard pressed to keep up. One way of mitigating the increasing gap between processor and memory is by prefetching items from memory before they are requested by the processor. Various algorithms perform better or worse depending on how accurately they predict the needed items and in how timely a manner they move them from lower levels of the memory hierarchy into the processor. This study centers on simple sequential prefetching which will serve as a baseline for future investigations into smarter prefetch algorithms. |
| File Format | PDF HTM / HTML |
| Alternate Webpage(s) | http://www.hpl.hp.com/techreports/97/HPL-97-109.pdf |
| Language | English |
| Access Restriction | Open |
| Content Type | Text |
| Resource Type | Article |