Loading...
Please wait, while we are loading the content...
Similar Documents
Hierarchy Modeling and Co-simulation of a Dynamically Coarse-Grained Reconfigurable Architecture
| Content Provider | Semantic Scholar |
|---|---|
| Author | Chen, Ren |
| Copyright Year | 2011 |
| Abstract | This paper presents a SystemC cycle-accurate simulator, called REmulator, for a dynamically coarse-grained reconfigurable architecture template. By hierarchy modeling, REmulator can either be used at transaction-level, which benefits great for fast simulation of high-level hardware and embedded software, or at register transfer level, which can support more detailed evaluation outcomes on performance and power. In REmulator, the reconfigurable architecture template is described as a parameterized SystemC model so that it can be represented as different architecture schemes, and its architecture parameters would serve as input of the compiler back end, which allows rapid application mapping with architecture modification. A case study on design space exploration of routing network and configuration compression in reconfigurable array demonstrates how exploration is used to adjust and optimize a better architecture template. |
| Starting Page | 589 |
| Ending Page | 598 |
| Page Count | 10 |
| File Format | PDF HTM / HTML |
| DOI | 10.1007/978-3-642-25992-0_80 |
| Alternate Webpage(s) | https://page-one.live.cf.public.springer.com/pdf/preview/10.1007/978-3-642-25992-0_80 |
| Alternate Webpage(s) | https://page-one.springer.com/pdf/preview/10.1007/978-3-642-25992-0_80 |
| Alternate Webpage(s) | https://doi.org/10.1007/978-3-642-25992-0_80 |
| Language | English |
| Access Restriction | Open |
| Content Type | Text |
| Resource Type | Article |