Loading...
Please wait, while we are loading the content...
A distinct carry celect adder design approach for area and delay reduction using modified full adder
| Content Provider | Scilit |
|---|---|
| Author | Sindhuri, K. Bala Teja, G. S. Chandra Madhusudhan, K. Kumar, N. Udaya |
| Copyright Year | 2019 |
| Description | A SQRT Carry Select Adder (CSLA) design with modified full adder architecture is proposed in this work. The regular SQRT CSLA has less delay but it is bulky when compared with other adders. The proposed design has reduced area and delay for a SQRT CSLA. The architecture is designed for a 128bit and is synthesized, simulated in Vivado v2017.2 software. The result concludes that the new design is giving a considerable amount of reduction in area and delay. Also, the proposed design is of 128-bit therefore it can be used in the future designs of efficient processor. Book Name: Computer-Aided Developments: Electronics and Communication |
| Related Links | https://content.taylorfrancis.com/books/download?dac=C2019-0-05160-7&isbn=9780429340710&doi=10.1201/9780429340710-1&format=pdf |
| Ending Page | 8 |
| Page Count | 8 |
| Starting Page | 1 |
| DOI | 10.1201/9780429340710-1 |
| Language | English |
| Publisher | Informa UK Limited |
| Publisher Date | 2019-09-30 |
| Access Restriction | Open |
| Subject Keyword | Book Name: Computer-Aided Developments: Electronics and Communication Hardware and Architecturee Proposed Design Modified Full Reduction in Area and Delay |
| Content Type | Text |
| Resource Type | Chapter |