Please wait, while we are loading the content...
Please wait, while we are loading the content...
| Content Provider | IEEE Xplore Digital Library |
|---|---|
| Author | Gorman, N.J. Kay, R.W. Roney, I. Desmulliez, M.P.Y. |
| Copyright Year | 2006 |
| Description | Author affiliation: MicroStencil Ltd., Livingston (Gorman, N.J.; Kay, R.W.; Roney, I.) |
| Abstract | Summary form only given. The advances of chip scale packaging technologies have induced an increase of the density of solder joints in microelectronics products. Pitch sizes are consequently due to further decrease, leading to joint structures at sub 100mum dimensions. Stencil printing for wafer bumping with fine particle solder pastes is potentially a low-cost assembly solution for fine pitch solder joint interconnects. For ultra fine pitch applications stencil printing has been perceived to have reached its practical limits, in consequence a requirement to understand all the processes that impact on the performance of stencil printing at ultra fine pitch is needed. Paste roll, aperture filling & release, post print behaviour and paste open time need to be examined as experimental inputs, alongside the following parameters: fine particle Pb-free solder pastes and solder paste rheology, particle size distribution, metal content, flux type and stencil aperture attributes. The complexity in using stencil technology at such fine pitch geometries has indicated that the quality, consistency and yield are determined by a combination of variables that are involved in the stencil manufacture, paste formulation, and the print process performance of the paste from the stencil. With the WEEE and RoHS Directives being introduced to the electronics manufacturing industry we also have the change to Sn-Pb solders with Pb free alloys to consider. These changes in composition required for Pb free solder alloys and the behavioural changes caused by them during manufacturing processes mean that more process variables need to be understood. Along with the continual miniaturization in microelectronics, the number of variables and parameters that can be involved in stencil printing technology make tight process controls and consistent high yielding interconnects even more difficult to achieve. This paper will report on the advancements of stencil technology using novel micro-engineering techniques to achieve the quality required for printing at ultra fine pitches in terms of aperture tolerances, repeatability and side-wall smoothness. This study, coupled with the improvements in Pb free solder paste, shows that deposits can be produced at ultra fine pitch with types 6, 7 & 8 pastes. Tests also show that subtle differences in the performance of type-6 and type-7 and most recently type 8 mean that there should be careful selection of pastes made that are specific to application geometries. Investigations into the effects of different shaped aperture openings in the stencil also reveal that solder paste deposit volume can be controlled. Sufficient volumes of the fine particle solder paste are required during reflowing to obtain an adequate stand off between the flip chip device and substrate pad. Print consistency and uniformity of the bumps generated are also governed by the volume of solder paste for each deposit all of which will be shown to be more controllable with advanced electroformed stencils |
| Starting Page | 323 |
| Ending Page | 323 |
| File Size | 194281 |
| Page Count | 1 |
| File Format | |
| ISBN | 1424404886 |
| DOI | 10.1109/HDP.2006.1707616 |
| Language | English |
| Publisher | Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Publisher Date | 2006-06-27 |
| Publisher Place | China |
| Access Restriction | Subscribed |
| Rights Holder | Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Subject Keyword | Testing Printing Apertures Soldering Microelectronics Geometry Manufacturing processes Chip scale packaging Lead Assembly |
| Content Type | Text |
| Resource Type | Article |
National Digital Library of India (NDLI) is a virtual repository of learning resources which is not just a repository with search/browse facilities but provides a host of services for the learner community. It is sponsored and mentored by Ministry of Education, Government of India, through its National Mission on Education through Information and Communication Technology (NMEICT). Filtered and federated searching is employed to facilitate focused searching so that learners can find the right resource with least effort and in minimum time. NDLI provides user group-specific services such as Examination Preparatory for School and College students and job aspirants. Services for Researchers and general learners are also provided. NDLI is designed to hold content of any language and provides interface support for 10 most widely used Indian languages. It is built to provide support for all academic levels including researchers and life-long learners, all disciplines, all popular forms of access devices and differently-abled learners. It is designed to enable people to learn and prepare from best practices from all over the world and to facilitate researchers to perform inter-linked exploration from multiple sources. It is developed, operated and maintained from Indian Institute of Technology Kharagpur.
Learn more about this project from here.
NDLI is a conglomeration of freely available or institutionally contributed or donated or publisher managed contents. Almost all these contents are hosted and accessed from respective sources. The responsibility for authenticity, relevance, completeness, accuracy, reliability and suitability of these contents rests with the respective organization and NDLI has no responsibility or liability for these. Every effort is made to keep the NDLI portal up and running smoothly unless there are some unavoidable technical issues.
Ministry of Education, through its National Mission on Education through Information and Communication Technology (NMEICT), has sponsored and funded the National Digital Library of India (NDLI) project.
| Sl. | Authority | Responsibilities | Communication Details |
|---|---|---|---|
| 1 | Ministry of Education (GoI), Department of Higher Education |
Sanctioning Authority | https://www.education.gov.in/ict-initiatives |
| 2 | Indian Institute of Technology Kharagpur | Host Institute of the Project: The host institute of the project is responsible for providing infrastructure support and hosting the project | https://www.iitkgp.ac.in |
| 3 | National Digital Library of India Office, Indian Institute of Technology Kharagpur | The administrative and infrastructural headquarters of the project | Dr. B. Sutradhar bsutra@ndl.gov.in |
| 4 | Project PI / Joint PI | Principal Investigator and Joint Principal Investigators of the project |
Dr. B. Sutradhar bsutra@ndl.gov.in Prof. Saswat Chakrabarti will be added soon |
| 5 | Website/Portal (Helpdesk) | Queries regarding NDLI and its services | support@ndl.gov.in |
| 6 | Contents and Copyright Issues | Queries related to content curation and copyright issues | content@ndl.gov.in |
| 7 | National Digital Library of India Club (NDLI Club) | Queries related to NDLI Club formation, support, user awareness program, seminar/symposium, collaboration, social media, promotion, and outreach | clubsupport@ndl.gov.in |
| 8 | Digital Preservation Centre (DPC) | Assistance with digitizing and archiving copyright-free printed books | dpc@ndl.gov.in |
| 9 | IDR Setup or Support | Queries related to establishment and support of Institutional Digital Repository (IDR) and IDR workshops | idr@ndl.gov.in |
|
Loading...
|