Loading...
Please wait, while we are loading the content...
Similar Documents
Branch Target Buffer Organizations
| Content Provider | Hyper Articles en Ligne (HAL) |
|---|---|
| Author | Perais, Arthur Sheikh, Rami |
| Copyright Year | 2023 |
| Abstract | To accommodate very large instruction footprints, modern highperformance processors rely on fetch directed instruction prefetching through huge branch predictors and a hierarchy of Branch Target Buffers (BTBs). Recently, significant effort has been undertaken to reduce the footprint of each branch in the BTB, in order to either minimize the storage occupied by the BTB on die, or to increase the number of tracked branches at iso-storage. However, designing for branch density, while necessary, is only one dimension of BTB efficacy. In particular, BTB entry organization plays a significant role in improving instruction fetch throughput, which is a necessary step towards increased performance. In this paper, we first revisit the advantages and drawbacks of three classical BTB organizations in the context of multi-level BTB hierarchies. We then consider three possible improvements to increase the fetch PC throughput of the Region BTB and Block BTB organizations, bridging most of the performance gap with the impractical but highly storage-efficient Instruction BTB organization, thus paving the way for future very high fetch throughput machines. |
| Related Links | https://hal.science/hal-04234792/file/MICRO23_CameraReady-1.pdf |
| Conference Proceedings | 56th IEEE/ACM International Symposium on Microarchitecture (MICRO 2023) |
| DOI | 10.1145/3613424.3623774 |
| Language | English |
| Publisher | HAL CCSD |
| Access Restriction | Open |
| Subject Keyword | Instruction fetch Branch Target Buffers BTB Computer Science [cs] |
| Content Type | Text |
| Resource Type | Conference Proceedings |
| Subject | Medicine |