Loading...
Please wait, while we are loading the content...
Similar Documents
An Enhancement of Decimation Process using Fast Cascaded Integrator Comb (CIC) Filter
| Content Provider | Hyper Articles en Ligne (HAL) |
|---|---|
| Author | Teymourzadeh, Rozita |
| Abstract | The over sampling technique has been shown to increase the SNR and is used in many high performance system such as in the ADC for audio and DAT systems. This paper presents the design of the decimation and its VLSI implementation which is the sub-component in the over sampling technique. The design of three main units in the decimation stage that is the Cascaded Integrator Comb (CIC) filter, the associated half band filters and the droop correction are also described. The Verilog HDL code in Xilinx ISE environment has been derived to describe the CIC filter properties and downloaded in to Virtex II FPGA board. In the design of these units, we focus on the trade-off between the speed improvement and the power consumption as well as the silicon area for the chip implementation. |
| File Format | |
| Language | English |
| Access Restriction | Open |
| Subject Keyword | info Computer Science [cs] Computer Arithmetic Computational Complexity [cs.CC] |
| Content Type | Text |
| Resource Type | Article |