Loading...
Please wait, while we are loading the content...
Similar Documents
Timed verification of the generic architecture of a memory circuit using parametric timed automata.
| Content Provider | CiteSeerX |
|---|---|
| Author | Xu, Weiwen Fribourg, Laurent Chevallier, Remy Encrenaz-Tiphene, Emmanuelle |
| Abstract | Abstract. Using a variant of Clariso-Cortadella’s parametric method for verifying asynchronous circuits, we analyse some crucial timing behaviors of the architecture of SPSMALL memory, a commercial product of STMicroelectronics. Using the model of parametric timed automata and model checker HYTECH, we formally derive a set of linear constraints that ensure the correctness of the response times of the memory. We are also able to infer the constraints characterizing the optimal setup timings of input signals. We have checked, for two different implementations of this architecture, that the values given by our model match remarkably with the values obtained by the designer through electrical simulation. |
| File Format | |
| Access Restriction | Open |
| Subject Keyword | Input Signal Linear Constraint Generic Architecture Model Checker Hytech Response Time Crucial Timing Behavior Electrical Simulation Commercial Product Timed Verification Model Match Asynchronous Circuit Optimal Setup Timing Different Implementation Clariso-cortadella Parametric Method Spsmall Memory |
| Content Type | Text |