Loading...
Please wait, while we are loading the content...
Similar Documents
Impact of Test Point Insertion on Silicon Area and Timing during Layout (2004)
| Content Provider | CiteSeerX |
|---|---|
| Author | Vranken, Harald Syafei, Ferry Wunderlich, Sapei Hans-Joachim |
| Description | This paper presents an experimental investigation on the impact of test point insertion on circuit size and performance. Often test points are inserted into a circuit in order to improve the circuit’s testability, which results in smaller test data volume, shorter test time, and higher fault coverage. Inserting test points however requires additional silicon area and influences the timing of a circuit. The paper shows how placement and routing is affected by test point insertion during layout generation. Experimental data for industrial circuits show that inserting 1% test points in general increases the silicon area after layout by less than 0.5 % while the performance of the circuit may be reduced by 5 % or more. 1. Proc. Design, Automation and Test in Europe (DATE), pp.810 - 815 |
| File Format | |
| Language | English |
| Publisher Date | 2004-01-01 |
| Access Restriction | Open |
| Subject Keyword | General Increase Test Data Volume Test Point Insertion Fault Coverage Test Point Circuit Testability Silicon Area Additional Silicon Area Test Time Experimental Data Circuit Size Experimental Investigation Layout Generation Industrial Circuit |
| Content Type | Text |
| Resource Type | Article |